ACTRG=0, ADHWT=000, RXDCE=0, RSTPE=0, NMIE=0, SWDE=0, RXDFE=00, DLYACT=0, CLKOE=0, BUSREF=000, TXDME=0, FTMIC=00, FTMSYNC=0
System Options Register
NMIE | NMI Pin Enable 0 (0): PTB4/KBI1_P6/FTM2_CH4/SPI0_MISO/ACMP1_IN2/NMI pin functions as PTB4, KBI1_P6, FTM2_CH4, SPI0_MISO or ACMP1_IN2. 1 (1): PTB4/KBI1_P6/FTM2_CH4/SPI0_MISO/ACMP1_IN2/NMI pin functions as NMI. |
RSTPE | RESET Pin Enable 0 (0): PTA5/IRQ/TCLK1/RESET pin functions as PTA5, IRQ, or TCLK1. 1 (1): PTA5/IRQ/TCLK1/RESET pin functions as RESET. |
SWDE | Single Wire Debug Port Pin Enable 0 (0): PTA4/ACMP0_OUT/SWD_DIO as PTA4 or ACMP0_OUT function, PTA0/KBI0_P0/FTM0_CH0/RTCO/ACMP0_IN2/ADC0_SE0/SWD_CLK as PTA0, KBI0_P0, FTM0_CH0, RTCO, ACMP0_IN2 or ADC0_SE0 function. 1 (1): PTA4/ACMP0_OUT/SWD_DIO as SWD_DIO function, PTA0/KBI0_P0/FTM0_CH0/RTCO/ACMP0_IN2/ADC0_SE0/SWD_CLK as SWD_CLK function. |
ACTRG | ACMP Trigger FTM2 selection 0 (0): ACMP0 out 1 (1): ACMP1 out |
FTMIC | FTM0CH0 Input Capture Source 0 (00): FTM0_CH0 pin 1 (01): ACMP0 OUT 2 (10): ACMP1 OUT 3 (11): RTC overflow |
RXDFE | UART0 RxD Filter Select 0 (00): RXD0 input signal is connected to UART0 module directly. 1 (01): RXD0 input signal is filtered by ACMP0, then injected to UART0. 2 (10): RXD0 input signal is filtered by ACMP1, then injected to UART0. |
RXDCE | UART0_RX Capture Select 0 (0): UART0_RX input signal is connected to the UART0 module only. 1 (1): UART0_RX input signal is connected to the UART0 module and FTM0 channel 1. |
FTMSYNC | FTM2 Synchronization Select 0 (0): No synchronization triggered. 1 (1): Generates a PWM synchronization trigger to the FTM2 modules. |
TXDME | UART0_TX Modulation Select 0 (0): UART0_TX output is connected to pinout directly. 1 (1): UART0_TX output is modulated by FTM0 channel 0 before mapped to pinout. |
BUSREF | BUS Clock Output select 0 (000): Bus 1 (001): Bus divided by 2 2 (010): Bus divided by 4 3 (011): Bus divided by 8 4 (100): Bus divided by 16 5 (101): Bus divided by 32 6 (110): Bus divided by 64 7 (111): Bus divided by 128 |
CLKOE | Bus Clock Output Enable 0 (0): Bus clock output is disabled on . 1 (1): Bus clock output is enabled on . |
ADHWT | ADC Hardware Trigger Source 0 (000): RTC overflow as the ADC hardware trigger 1 (001): FTM0 init trigger as the ADC hardware trigger 2 (010): FTM2 init trigger with 8-bit programmable counter delay 3 (011): FTM2 match trigger with 8-bit programmable counter delay 4 (100): PIT channel0 overflow as the ADC hardware trigger 5 (101): PIT channel1 overflow as the ADC hardware trigger 6 (110): ACMP0 out as the ADC hardware trigger. 7 (111): ACMP1 out as the ADC hardware trigger |
DLYACT | FTM2 Trigger Delay Active 0 (0): The delay is inactive. 1 (1): The delay is active. |
DELAY | FTM2 Trigger Delay |